Espressif Systems /ESP32-P4 /ASSIST_DEBUG /CORE_1_INTR_CLR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CORE_1_INTR_CLR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (CORE_1_AREA_DRAM0_0_RD_CLR)CORE_1_AREA_DRAM0_0_RD_CLR 0 (CORE_1_AREA_DRAM0_0_WR_CLR)CORE_1_AREA_DRAM0_0_WR_CLR 0 (CORE_1_AREA_DRAM0_1_RD_CLR)CORE_1_AREA_DRAM0_1_RD_CLR 0 (CORE_1_AREA_DRAM0_1_WR_CLR)CORE_1_AREA_DRAM0_1_WR_CLR 0 (CORE_1_AREA_PIF_0_RD_CLR)CORE_1_AREA_PIF_0_RD_CLR 0 (CORE_1_AREA_PIF_0_WR_CLR)CORE_1_AREA_PIF_0_WR_CLR 0 (CORE_1_AREA_PIF_1_RD_CLR)CORE_1_AREA_PIF_1_RD_CLR 0 (CORE_1_AREA_PIF_1_WR_CLR)CORE_1_AREA_PIF_1_WR_CLR 0 (CORE_1_SP_SPILL_MIN_CLR)CORE_1_SP_SPILL_MIN_CLR 0 (CORE_1_SP_SPILL_MAX_CLR)CORE_1_SP_SPILL_MAX_CLR 0 (CORE_1_IRAM0_EXCEPTION_MONITOR_CLR)CORE_1_IRAM0_EXCEPTION_MONITOR_CLR 0 (CORE_1_DRAM0_EXCEPTION_MONITOR_CLR)CORE_1_DRAM0_EXCEPTION_MONITOR_CLR

Description

core1 monitor interrupt clr register

Fields

CORE_1_AREA_DRAM0_0_RD_CLR

Core1 dram0 area0 read monitor interrupt clr

CORE_1_AREA_DRAM0_0_WR_CLR

Core1 dram0 area0 write monitor interrupt clr

CORE_1_AREA_DRAM0_1_RD_CLR

Core1 dram0 area1 read monitor interrupt clr

CORE_1_AREA_DRAM0_1_WR_CLR

Core1 dram0 area1 write monitor interrupt clr

CORE_1_AREA_PIF_0_RD_CLR

Core1 PIF area0 read monitor interrupt clr

CORE_1_AREA_PIF_0_WR_CLR

Core1 PIF area0 write monitor interrupt clr

CORE_1_AREA_PIF_1_RD_CLR

Core1 PIF area1 read monitor interrupt clr

CORE_1_AREA_PIF_1_WR_CLR

Core1 PIF area1 write monitor interrupt clr

CORE_1_SP_SPILL_MIN_CLR

Core1 stackpoint underflow monitor interrupt clr

CORE_1_SP_SPILL_MAX_CLR

Core1 stackpoint overflow monitor interrupt clr

CORE_1_IRAM0_EXCEPTION_MONITOR_CLR

IBUS busy monitor interrupt clr

CORE_1_DRAM0_EXCEPTION_MONITOR_CLR

DBUS busy monitor interrupt clr

Links

() ()